Design an NMOS inverter with resistor load to have an average propagation delay of 2.5 ns with a capacitive load of 1 pF by scaling the reference inverter based upon the results in Table 6.9. What is the average power dissipation of this gate with a 33 percent duty cycle?
![361_fc01594e-3d02-417c-8f82-a068b040d7a9.png](https://secure.tutorsglobe.com/CMSImages/361_fc01594e-3d02-417c-8f82-a068b040d7a9.png)