ASSINGMENT
1. Draws the Common Emitter transistor bias configuration as shown in figure 1 using PSpice. Given Vcc =12V. Rc = 4k?. By using different, RB, simulates and records the importance values as shown in Table 1. Plot the DC load line using at least 5 Q-points. Ignore the base current curve. Use any suitable NPN transistor.
Figure 1
Figure 2
Table
2. Base on the schematic in the Question 1. Modify the circuit to a signal amplifier circuit as shown in Figure 3. Select three Q-point in load line as shown in Figure 2. For every point of Q-point selected, simulate the signal amplifier. For example, select Q point at VCE =0.5*VCC. Put any value of input signal, V2.(try 1mV). Run the simulation. Observe the output voltage at R3. Increase the input signal, V2 until the output at R3 is distorted. Record the maximum input signal and output voltage at R3. Print the waveform's input and output. Repeat the same proses for others two Q point. Conclude where the best Q point is for maximum output and explains why.
Figure 3